Please use this identifier to cite or link to this item: https://hdl.handle.net/20.500.11851/11815
Title: Simultaneous Many-Row Activation in Off-the-Shelf DRAM Chips: Experimental Characterization and Analysis
Authors: Yuksel, I.E.
Tugrul, Y.C.
Bostanci, F.N.
Oliveira, G.F.
Yagllkci, A.G.
Olgun, A.
Soysal, M.
Keywords: dram; processing-using-memory; real chip characterization; robustness
Commercial off-the-shelf; Dynamic random access storage; Electronics packaging; Open source software; Substrates; Commercial off the shelves; Commercial off-the shelves; Commercial-off-the-shelf; Data patterns; Dram; DRAM chips; Experimental analysis; Processing-using-memory; Real chip characterization; Robustness; Static random access storage
Publisher: Institute of Electrical and Electronics Engineers Inc.
Abstract: We experimentally analyze the computational capability of commercial off-the-shelf(COTS) DRAM chips and the robustness of these capabilities under various timing delays between DRAM commands, data patterns, temperature, and voltage levels. We extensively characterize 120 COTS DDR4 chips from two major manufacturers. We highlight four key results of our study. First, COTS DRAM chips are capable of 1) simultaneously activating up to 32 rows (i.e., simultaneous many-row activation), 2) executing a majority of X (MAJX) operation where X>3 (i.e., MAJ5, MAJ7, and MAJ9 operations), and 3) copying a DRAM row (concurrently) to up to 31 other DRAM rows, which we call Multi-RowCopy. Second, storing multiple copies of MAJX's input operands on all simultaneously activated rows drastically increases the success rate (i.e., the percentage of DRAM cells that correctly perform the computation) of the MAJX operation. For example, MAJ3 with 32-row activation (i.e., replicating each MAJ3's input operands 10 times) has a 30.81% higher average success rate than MAJ3 with 4-row activation (i.e., no replication). Third, data pattern affects the success rate of MAJX and MUlti-RowCopy operations by 11.52% and 0.07% on average. Fourth, simultaneous many-row activation, MAJX, and Multi-RowCopy operations are highly resilient to temperature and voltage changes, with small success rate variations of at most 2.13% among all tested operations. We believe these empirical results demonstrate the promising potential of using DRAM as a computation substrate. To aid future research and development, we open-source our infrastructure at https://github.com/CMU-SAFARI/SiMRA-DRAM. © 2024 IEEE.
Description: King Abdullah University of Science and Technology; Resilient Computing and Cybersecurity Center
54th Annual IEEE/IFIP International Conference on Dependable Systems and Networks, DSN 2024 -- 24 June 2024 through 27 June 2024 -- Brisbane -- 202203
URI: https://doi.org/10.1109/DSN58291.2024.00024
https://hdl.handle.net/20.500.11851/11815
ISBN: 979-835034105-8
Appears in Collections:Scopus İndeksli Yayınlar Koleksiyonu / Scopus Indexed Publications Collection

Show full item record



CORE Recommender

Page view(s)

6
checked on Nov 4, 2024

Google ScholarTM

Check




Altmetric


Items in GCRIS Repository are protected by copyright, with all rights reserved, unless otherwise indicated.