Please use this identifier to cite or link to this item:
https://hdl.handle.net/20.500.11851/2770
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Komura, Yuto | - |
dc.contributor.author | Tanaka, Masamitsu | - |
dc.contributor.author | Fujimaki, Akira | - |
dc.contributor.author | Nagasawa, Shuichi | - |
dc.contributor.author | Bozbey, Ali | - |
dc.date.accessioned | 2019-12-25T14:03:37Z | - |
dc.date.available | 2019-12-25T14:03:37Z | - |
dc.date.issued | 2015 | |
dc.identifier.citation | Komura, Y., Tanaka, M., Nagasawa, S., Bozbey, A., and Fujimaki, A. (2015, July). Vortex Transitional Memory Developed with Nb 4-Layer, 10-kA/cm² Fabrication Process. In 2015 15th International Superconductive Electronics Conference (ISEC)(pp. 1-3). IEEE. | en_US |
dc.identifier.isbn | 978-1-4673-8348-6 | |
dc.identifier.uri | https://hdl.handle.net/20.500.11851/2770 | - |
dc.identifier.uri | https://ieeexplore.ieee.org/document/7383489 | - |
dc.description.abstract | We report random access memories (RAMs) based on vortex transitional (VT) memory cell developed with the newly developed AIST 10-kA/cm(2), Nb 4-layer fabrication process, called High-Speed Standard Process (HSTP). We obtained more effective mutual coupling structure by fully use of all the wiring layer, and successfully reduced the cell size to 25 mu m square, which indicated roughly 50% increase in density compared to the previous design. We reduced the critical currents of Josephson junctions and load resistance to be matched with driving circuitry. We tested the miniaturized VT memory cell, and obtained a sufficient margin width of similar to 15%, and also confirmed correct operations of the other components, including a latching driver and address decoder. | en_US |
dc.language.iso | en | en_US |
dc.publisher | IEEE | en_US |
dc.relation.ispartof | 2015 International Superconductive Electronics Conference (ISEC) | en_US |
dc.rights | info:eu-repo/semantics/closedAccess | en_US |
dc.subject | Fluxes | en_US |
dc.subject | networks (circuits) | en_US |
dc.subject | single flux | en_US |
dc.title | Vortex Transitional Memory Developed With Nb 4-Layer, 10-ka/Cm(2) Fabrication Process | en_US |
dc.type | Conference Object | en_US |
dc.department | Faculties, Faculty of Engineering, Department of Electrical and Electronics Engineering | en_US |
dc.department | Fakülteler, Mühendislik Fakültesi, Elektrik ve Elektronik Mühendisliği Bölümü | tr_TR |
dc.authorid | 0000-0003-2747-310X | - |
dc.identifier.wos | WOS:000380391200063 | en_US |
dc.identifier.scopus | 2-s2.0-84968619383 | en_US |
dc.institutionauthor | Bozbey, Ali | - |
dc.identifier.doi | 10.1109/ISEC.2015.7383489 | - |
dc.relation.publicationcategory | Konferans Öğesi - Uluslararası - Kurum Öğretim Elemanı | en_US |
item.openairetype | Conference Object | - |
item.languageiso639-1 | en | - |
item.grantfulltext | none | - |
item.fulltext | No Fulltext | - |
item.openairecristype | http://purl.org/coar/resource_type/c_18cf | - |
item.cerifentitytype | Publications | - |
crisitem.author.dept | 02.5. Department of Electrical and Electronics Engineering | - |
Appears in Collections: | Elektrik ve Elektronik Mühendisliği Bölümü / Department of Electrical & Electronics Engineering Scopus İndeksli Yayınlar Koleksiyonu / Scopus Indexed Publications Collection WoS İndeksli Yayınlar Koleksiyonu / WoS Indexed Publications Collection |
CORE Recommender
SCOPUSTM
Citations
2
checked on Dec 21, 2024
WEB OF SCIENCETM
Citations
1
checked on Dec 21, 2024
Page view(s)
80
checked on Dec 23, 2024
Google ScholarTM
Check
Altmetric
Items in GCRIS Repository are protected by copyright, with all rights reserved, unless otherwise indicated.