Please use this identifier to cite or link to this item: https://hdl.handle.net/20.500.11851/7378
Full metadata record
DC FieldValueLanguage
dc.contributor.authorOsmanlıoğlu, Yusuf-
dc.contributor.authorKoçberber, Y. Onur-
dc.contributor.authorErgin, Oğuz-
dc.date.accessioned2021-09-11T15:56:42Z-
dc.date.available2021-09-11T15:56:42Z-
dc.date.issued2009en_US
dc.identifier.citation19th Great Lakes Symposium on VLSI 2009 -- MAY 10-12, 2009 -- Braintree, MAen_US
dc.identifier.isbn978-1-60558-522-2-
dc.identifier.urihttps://hdl.handle.net/20.500.11851/7378-
dc.description.abstractSoft errors caused by cosmic particles and radiation emitted by the packaging are an important problem in contemporary microprocessors. Parity bits are used to detect single bit errors that occur in the storage components. In order to implement parity logic, multiple levels of XOR gates are used and these XOR trees are known to have high delay. Many produced and consumed values inside a processor hold consecutive zeros and ones in their upper order bits. These values can be represented with less number of bits and hence are termed narrow. In this paper we propose a parity generator circuit design that is capable of generating the parity if the input value is narrow. We show that parity can be generated faster than a regular XOR tree implementation using our design for the values that can be represented using fewer bits.en_US
dc.description.sponsorshipADM, SIGDA, IEEE, CEDAen_US
dc.language.isoenen_US
dc.publisherAssoc Computing Machineryen_US
dc.relation.ispartofGlsvlsi 2009: Proceedings of The 2009 Great Lakes Symposium On Vlsien_US
dc.rightsinfo:eu-repo/semantics/closedAccessen_US
dc.subjectError Correcting Codes (ECC)en_US
dc.subjectNarrow Valuesen_US
dc.subjectParity Generationen_US
dc.titleReducing Parity Generation Latency Through Input Value Aware Circuitsen_US
dc.typeConference Objecten_US
dc.departmentFaculties, Faculty of Engineering, Department of Computer Engineeringen_US
dc.departmentFakülteler, Mühendislik Fakültesi, Bilgisayar Mühendisliği Bölümütr_TR
dc.identifier.startpage109en_US
dc.identifier.endpage112en_US
dc.authorid0000-0003-2701-3787-
dc.authorid0000-0002-9997-9479-
dc.identifier.wosWOS:000293808200022en_US
dc.identifier.scopus2-s2.0-70350582595en_US
dc.institutionauthorErgin, Oğuz-
dc.identifier.doi10.1145/1531542.1531570-
dc.relation.publicationcategoryKonferans Öğesi - Uluslararası - Kurum Öğretim Elemanıen_US
dc.relation.conference19th Great Lakes Symposium on VLSI 2009en_US
item.openairetypeConference Object-
item.languageiso639-1en-
item.grantfulltextnone-
item.fulltextNo Fulltext-
item.openairecristypehttp://purl.org/coar/resource_type/c_18cf-
item.cerifentitytypePublications-
crisitem.author.dept02.3. Department of Computer Engineering-
Appears in Collections:Bilgisayar Mühendisliği Bölümü / Department of Computer Engineering
Scopus İndeksli Yayınlar Koleksiyonu / Scopus Indexed Publications Collection
WoS İndeksli Yayınlar Koleksiyonu / WoS Indexed Publications Collection
Show simple item record



CORE Recommender

SCOPUSTM   
Citations

3
checked on Dec 21, 2024

Page view(s)

72
checked on Dec 23, 2024

Google ScholarTM

Check




Altmetric


Items in GCRIS Repository are protected by copyright, with all rights reserved, unless otherwise indicated.