Please use this identifier to cite or link to this item:
https://hdl.handle.net/20.500.11851/7778
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Koç, Fahrettin | - |
dc.contributor.author | Şimşek, Osman Seçkin | - |
dc.contributor.author | Ergin, Oğuz | - |
dc.date.accessioned | 2021-09-11T15:59:43Z | - |
dc.date.available | 2021-09-11T15:59:43Z | - |
dc.date.issued | 2011 | en_US |
dc.identifier.citation | IEEE 29th International Conference on Computer Design (ICCD) -- OCT 09-12, 2011 -- Univ Massachusetts, Amherst, MA | en_US |
dc.identifier.isbn | 978-1-4577-1952-3 | - |
dc.identifier.uri | https://hdl.handle.net/20.500.11851/7778 | - |
dc.description.abstract | Static energy dissipation is an increasing problem in contemporary processor design with shrinking feature sizes. Many schemes are proposed to cope with leakage in the literature ranging from using sleep transistors to lowering supply voltage. In this paper, we introduce a Conscious SRAM (CSRAM) design to lower static energy dissipation in the storage components of a processor. The proposed bitcell design adapts the body bias of its own transistors according to its contents. We show that the use of the proposed CSRAM cells results in significant reduction in the static energy dissipation of on-chip storage components without significant performance degradation. In order to reduce the area overhead introduced by the CSRAM we propose a simplified version of the cell at the circuit level. We also leverage the fact that the contents of adjacent bits of the stored values are highly dependent on each other, especially on the upper order bits of a value, and propose some architectural level solutions that lower the area overhead to as low as 7%. | en_US |
dc.description.sponsorship | IEEE, IEEE Circuits & Syst Soc, IEEE Comp Soc | en_US |
dc.language.iso | en | en_US |
dc.publisher | IEEE Computer Soc | en_US |
dc.relation.ispartof | 2011 IEEE 29Th International Conference On Computer Design (Iccd) | en_US |
dc.rights | info:eu-repo/semantics/closedAccess | en_US |
dc.subject | component | en_US |
dc.subject | register file | en_US |
dc.subject | static energy dissipation | en_US |
dc.subject | leakage reduction | en_US |
dc.subject | SRAM Bitcell | en_US |
dc.subject | adaptive body bias | en_US |
dc.title | Using Content-Aware Bitcells to Reduce Static Energy Dissipation | en_US |
dc.type | Conference Object | en_US |
dc.department | Faculties, Faculty of Engineering, Department of Computer Engineering | en_US |
dc.department | Fakülteler, Mühendislik Fakültesi, Bilgisayar Mühendisliği Bölümü | tr_TR |
dc.identifier.startpage | 51 | en_US |
dc.identifier.endpage | 56 | en_US |
dc.authorid | 0000-0003-2379-4184 | - |
dc.authorid | 0000-0003-2701-3787 | - |
dc.identifier.wos | WOS:000298257400009 | en_US |
dc.identifier.scopus | 2-s2.0-83455220401 | en_US |
dc.institutionauthor | Ergin, Oğuz | - |
dc.identifier.doi | 10.1109/ICCD.2011.6081375 | - |
dc.relation.publicationcategory | Konferans Öğesi - Uluslararası - Kurum Öğretim Elemanı | en_US |
dc.relation.conference | IEEE 29th International Conference on Computer Design (ICCD) | en_US |
item.languageiso639-1 | en | - |
item.fulltext | No Fulltext | - |
item.openairecristype | http://purl.org/coar/resource_type/c_18cf | - |
item.grantfulltext | none | - |
item.openairetype | Conference Object | - |
item.cerifentitytype | Publications | - |
crisitem.author.dept | 02.3. Department of Computer Engineering | - |
Appears in Collections: | Bilgisayar Mühendisliği Bölümü / Department of Computer Engineering Scopus İndeksli Yayınlar Koleksiyonu / Scopus Indexed Publications Collection WoS İndeksli Yayınlar Koleksiyonu / WoS Indexed Publications Collection |
CORE Recommender
SCOPUSTM
Citations
5
checked on Nov 2, 2024
WEB OF SCIENCETM
Citations
1
checked on Nov 2, 2024
Page view(s)
86
checked on Oct 28, 2024
Google ScholarTM
Check
Altmetric
Items in GCRIS Repository are protected by copyright, with all rights reserved, unless otherwise indicated.