Please use this identifier to cite or link to this item: https://hdl.handle.net/20.500.11851/7778
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKoç, Fahrettin-
dc.contributor.authorŞimşek, Osman Seçkin-
dc.contributor.authorErgin, Oğuz-
dc.date.accessioned2021-09-11T15:59:43Z-
dc.date.available2021-09-11T15:59:43Z-
dc.date.issued2011en_US
dc.identifier.citationIEEE 29th International Conference on Computer Design (ICCD) -- OCT 09-12, 2011 -- Univ Massachusetts, Amherst, MAen_US
dc.identifier.isbn978-1-4577-1952-3-
dc.identifier.urihttps://hdl.handle.net/20.500.11851/7778-
dc.description.abstractStatic energy dissipation is an increasing problem in contemporary processor design with shrinking feature sizes. Many schemes are proposed to cope with leakage in the literature ranging from using sleep transistors to lowering supply voltage. In this paper, we introduce a Conscious SRAM (CSRAM) design to lower static energy dissipation in the storage components of a processor. The proposed bitcell design adapts the body bias of its own transistors according to its contents. We show that the use of the proposed CSRAM cells results in significant reduction in the static energy dissipation of on-chip storage components without significant performance degradation. In order to reduce the area overhead introduced by the CSRAM we propose a simplified version of the cell at the circuit level. We also leverage the fact that the contents of adjacent bits of the stored values are highly dependent on each other, especially on the upper order bits of a value, and propose some architectural level solutions that lower the area overhead to as low as 7%.en_US
dc.description.sponsorshipIEEE, IEEE Circuits & Syst Soc, IEEE Comp Socen_US
dc.language.isoenen_US
dc.publisherIEEE Computer Socen_US
dc.relation.ispartof2011 IEEE 29Th International Conference On Computer Design (Iccd)en_US
dc.rightsinfo:eu-repo/semantics/closedAccessen_US
dc.subjectcomponenten_US
dc.subjectregister fileen_US
dc.subjectstatic energy dissipationen_US
dc.subjectleakage reductionen_US
dc.subjectSRAM Bitcellen_US
dc.subjectadaptive body biasen_US
dc.titleUsing Content-Aware Bitcells to Reduce Static Energy Dissipationen_US
dc.typeConference Objecten_US
dc.departmentFaculties, Faculty of Engineering, Department of Computer Engineeringen_US
dc.departmentFakülteler, Mühendislik Fakültesi, Bilgisayar Mühendisliği Bölümütr_TR
dc.identifier.startpage51en_US
dc.identifier.endpage56en_US
dc.authorid0000-0003-2379-4184-
dc.authorid0000-0003-2701-3787-
dc.identifier.wosWOS:000298257400009en_US
dc.identifier.scopus2-s2.0-83455220401en_US
dc.institutionauthorErgin, Oğuz-
dc.identifier.doi10.1109/ICCD.2011.6081375-
dc.relation.publicationcategoryKonferans Öğesi - Uluslararası - Kurum Öğretim Elemanıen_US
dc.relation.conferenceIEEE 29th International Conference on Computer Design (ICCD)en_US
item.languageiso639-1en-
item.fulltextNo Fulltext-
item.openairecristypehttp://purl.org/coar/resource_type/c_18cf-
item.grantfulltextnone-
item.openairetypeConference Object-
item.cerifentitytypePublications-
crisitem.author.dept02.3. Department of Computer Engineering-
Appears in Collections:Bilgisayar Mühendisliği Bölümü / Department of Computer Engineering
Scopus İndeksli Yayınlar Koleksiyonu / Scopus Indexed Publications Collection
WoS İndeksli Yayınlar Koleksiyonu / WoS Indexed Publications Collection
Show simple item record



CORE Recommender

SCOPUSTM   
Citations

5
checked on Nov 2, 2024

WEB OF SCIENCETM
Citations

1
checked on Nov 2, 2024

Page view(s)

86
checked on Oct 28, 2024

Google ScholarTM

Check




Altmetric


Items in GCRIS Repository are protected by copyright, with all rights reserved, unless otherwise indicated.